## **CHALMERS**

Department of Computer Science and Engineering

2022-09-29

## 

## Lab 4

Total\_system\_MAC\_loop\_min\_12\_101

A total filter system with ADC and DAC using MAC\_gen\_min\_12\_101 FIR filter with 12 bits signal, 12 bits coefficients, 17 taps. A bandpass pass filter with a lower cutoff frequency of 8 kHz and a higher cutoff frequency of 14 kHz

## **Files**

FIR tap.vhdl - component in the design (from lab 2)

MAC loop min full 12 101.vhdl - the total design including ADC and DAC

MAC loop min 12 101.vhdl - the filter design (from lab 4/MAC gen min 12 101)

convert data format - converts between signed and unsigned vectors (from lab 1)

sample clock - generats the sampling clock signal (from Common files)

SPI clock – sets the clock frequency for the SPI communication (from Common files)

SPI\_AD – reads data from the ADC using SPI interface (from Common files)

SPI DA – sends output data to the DAC (from Common files)

MAC\_loop\_min\_12\_101\_package.vhdl — gives coefficients for the filter and input signals and expected results for the simulation (from packages)

 $\verb|system_frequencies_package.vhdl-sets| \textbf{the system frequency, the sample} \\ | frequency| and the SPI clock frequency| (from$ 



packages)